## DIGITAL CIRCUITS LAB VHDL LAB-8

200020043 Shashi Prabha

Aim: Write VHDL the code satisfying the requirements given in the questions i.e.

- 3-bit adder/subtractor in structural modeling style
- VHDL code for ALU
- VHDL code for 4:2 priority encoder with active high enable pin

## Q1)Write VHDL code for 3-bit adder/subtractor in structural modeling style.

In this we wrote VHDL code according to these condition

| m | operation                 |
|---|---------------------------|
| 0 | a+b                       |
| 1 | a-b (2's complement form) |

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
```

--Define input and output ports-

entity bit3\_full\_adder is port(i1, i2, i3: in bit; o1, o2: out bit); end bit3\_full\_adder;

```
--Defining the architecture of full adder in dataflow modelling style—-
architecture b fa of bit3 full adder is
Begin
o1 <= i1 xor i2 xor i3;
o2 <= (i1 and i2) or ((i1 xor i2) and i3);
end b_fa;
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
 --define the entity with ports
entity TBA is
port (a: in STD LOGIC VECTOR (2 downto 0);
b: in STD LOGIC VECTOR (2 downto 0);
m: in STD LOGIC;
sum:out STD LOGIC VECTOR (2 downto 0);
cout: out STD LOGIC);
end TBA;
-----DEFINE THE ARCHITECTURE FOR ADDER SUBTRACTOR
architecture rtl of TBA is
--DEFINE THE COMPONENT FULL ADDER USED-----
component bit3 full adder is
port(i1, i2, i3: in STD_LOGIC;
o1, o2 : out STD LOGIC);
end component;
--DEFINE THE INTERMEDIATE SIGNALS IF REQUIRED----
signal C1, C2, C3: STD LOGIC;
signal TEMP: std logic vector(2 downto 0);
-----DEFINE THE FUNCTIONALITY WITH STRUCTURAL MODELING
begin
```

```
TEMP \le A \ xor \ B;

FA0:bit3\_full\_adder \ port \ map(A(0), TEMP(0), m, \ sum(0), C1);

FA1:bit3\_full\_adder \ port \ map(A(1), TEMP(1), C1, \ sum(1), C2);

FA2:bit3\_full\_adder \ port \ map(A(2), TEMP(2), C2, \ sum(2), C3);

Cout \le C3;

end \ rtl;
```

## Q2) Write VHDL code for ALU which performs following operation depending on selection lines

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD LOGIC UNSIGNED.ALL;
use ieee.NUMERIC STD.all;
 --define the entity with ports
entity ALU is
Port (
     A, B: in STD LOGIC VECTOR(2 downto 0);
                                                -- 2 inputs 8-bit
     ALU Sel: in STD LOGIC VECTOR(1 downto 0);
    ALU_Out: out STD_LOGIC_VECTOR(3 downto 0);
     Carryout: out std logic
);
--DEFINE THE INTERMEDIATE SIGNALS IF REQUIRED----
signal ALU Result: std logic vector(2 downto 0);
signal tmp: std logic vector(3 downto 0);
end ALU:
-----DEFINE THE FUNCTIONALITY WITH BEHAVIORAL MODELING
architecture Behavioral of ALU is
begin
```

```
process(A,B,ALU_Sel)
begin
     case(ALU Sel) is
     when "00" => --Addition
     ALU Result <= A+B;
     when "01" => --Subtraction
     ALU Result <= A-B;
     when "10" => --A bitwise and B
     ALU Result <= (A and B);
     when "11" => --A bitwise and B
     ALU Result <= (A xor B);
end case;
end process;
     ALU_Out (2 downto 0)<=ALU_Result;--ALU_Out
     tmp \le (0.4A) + (0.4B);
     ALU \ Out(3) \le tmp(3);
end behavioral:
```

## Q3) Write VHDL code for 4:2 priority encoder with active high enable pin

```
library IEEE;
use IEEE.STD_LOGIC_1164.all;

--define the entity with ports
entity pri_enco is
port(
D: in STD_LOGIC_VECTOR(3 downto 0);
X: out STD_LOGIC_VECTOR(1 downto 0);
V: in STD_LOGIC
);
end pri_enco;
-----DEFINE THE FUNCTIONALITY WITH BEHAVIORAL MODELING
```

```
architecture behavioral of pri_enco is BEGIN
process(V)
BEGIN
if (V='1')
then
X(0) <= (D(2) \text{ or } D(3)) \text{ and } (not D(0)) \text{ and } (not D(1)) \text{ ;}
X(1) <= (D(1) \text{ or } (D(3) \text{ and } (not D(2)))) \text{ and } (not D(0)) \text{ ;}
else X(0) <= '0';
X(1) <= '0';
end if;
end process;
end behavioral:
```

**Conclusion:** This lab was very interesting. We learned how to write code in VHDL for 3-bit adder/subtractor in structural modeling style,VHDL code for ALU,VHDL code for 4:2 priority encoder with active high enable pin. We also saw their output in RTL viewer. We even cross checked our codes by running them using hardware.